TianoCore EDK2 master
|
#include "PciSegmentLib.h"
Go to the source code of this file.
Functions | |
EFI_STATUS EFIAPI | PciSegmentLibConstructor (IN EFI_HANDLE ImageHandle, IN EFI_SYSTEM_TABLE *SystemTable) |
EFI_STATUS EFIAPI | PciSegmentLibDestructor (IN EFI_HANDLE ImageHandle, IN EFI_SYSTEM_TABLE *SystemTable) |
EFI_PCI_ROOT_BRIDGE_IO_PROTOCOL * | PciSegmentLibSearchForRootBridge (IN UINT64 Address) |
UINT32 | DxePciSegmentLibPciRootBridgeIoReadWorker (IN UINT64 Address, IN EFI_PCI_ROOT_BRIDGE_IO_PROTOCOL_WIDTH Width) |
UINT32 | DxePciSegmentLibPciRootBridgeIoWriteWorker (IN UINT64 Address, IN EFI_PCI_ROOT_BRIDGE_IO_PROTOCOL_WIDTH Width, IN UINT32 Data) |
RETURN_STATUS EFIAPI | PciSegmentRegisterForRuntimeAccess (IN UINTN Address) |
UINT8 EFIAPI | PciSegmentRead8 (IN UINT64 Address) |
UINT8 EFIAPI | PciSegmentWrite8 (IN UINT64 Address, IN UINT8 Value) |
UINT8 EFIAPI | PciSegmentOr8 (IN UINT64 Address, IN UINT8 OrData) |
UINT8 EFIAPI | PciSegmentAnd8 (IN UINT64 Address, IN UINT8 AndData) |
UINT8 EFIAPI | PciSegmentAndThenOr8 (IN UINT64 Address, IN UINT8 AndData, IN UINT8 OrData) |
UINT8 EFIAPI | PciSegmentBitFieldRead8 (IN UINT64 Address, IN UINTN StartBit, IN UINTN EndBit) |
UINT8 EFIAPI | PciSegmentBitFieldWrite8 (IN UINT64 Address, IN UINTN StartBit, IN UINTN EndBit, IN UINT8 Value) |
UINT8 EFIAPI | PciSegmentBitFieldOr8 (IN UINT64 Address, IN UINTN StartBit, IN UINTN EndBit, IN UINT8 OrData) |
UINT8 EFIAPI | PciSegmentBitFieldAnd8 (IN UINT64 Address, IN UINTN StartBit, IN UINTN EndBit, IN UINT8 AndData) |
UINT8 EFIAPI | PciSegmentBitFieldAndThenOr8 (IN UINT64 Address, IN UINTN StartBit, IN UINTN EndBit, IN UINT8 AndData, IN UINT8 OrData) |
UINT16 EFIAPI | PciSegmentRead16 (IN UINT64 Address) |
UINT16 EFIAPI | PciSegmentWrite16 (IN UINT64 Address, IN UINT16 Value) |
UINT16 EFIAPI | PciSegmentOr16 (IN UINT64 Address, IN UINT16 OrData) |
UINT16 EFIAPI | PciSegmentAnd16 (IN UINT64 Address, IN UINT16 AndData) |
UINT16 EFIAPI | PciSegmentAndThenOr16 (IN UINT64 Address, IN UINT16 AndData, IN UINT16 OrData) |
UINT16 EFIAPI | PciSegmentBitFieldRead16 (IN UINT64 Address, IN UINTN StartBit, IN UINTN EndBit) |
UINT16 EFIAPI | PciSegmentBitFieldWrite16 (IN UINT64 Address, IN UINTN StartBit, IN UINTN EndBit, IN UINT16 Value) |
UINT16 EFIAPI | PciSegmentBitFieldOr16 (IN UINT64 Address, IN UINTN StartBit, IN UINTN EndBit, IN UINT16 OrData) |
UINT16 EFIAPI | PciSegmentBitFieldAnd16 (IN UINT64 Address, IN UINTN StartBit, IN UINTN EndBit, IN UINT16 AndData) |
UINT16 EFIAPI | PciSegmentBitFieldAndThenOr16 (IN UINT64 Address, IN UINTN StartBit, IN UINTN EndBit, IN UINT16 AndData, IN UINT16 OrData) |
UINT32 EFIAPI | PciSegmentRead32 (IN UINT64 Address) |
UINT32 EFIAPI | PciSegmentWrite32 (IN UINT64 Address, IN UINT32 Value) |
UINT32 EFIAPI | PciSegmentOr32 (IN UINT64 Address, IN UINT32 OrData) |
UINT32 EFIAPI | PciSegmentAnd32 (IN UINT64 Address, IN UINT32 AndData) |
UINT32 EFIAPI | PciSegmentAndThenOr32 (IN UINT64 Address, IN UINT32 AndData, IN UINT32 OrData) |
UINT32 EFIAPI | PciSegmentBitFieldRead32 (IN UINT64 Address, IN UINTN StartBit, IN UINTN EndBit) |
UINT32 EFIAPI | PciSegmentBitFieldWrite32 (IN UINT64 Address, IN UINTN StartBit, IN UINTN EndBit, IN UINT32 Value) |
UINT32 EFIAPI | PciSegmentBitFieldOr32 (IN UINT64 Address, IN UINTN StartBit, IN UINTN EndBit, IN UINT32 OrData) |
UINT32 EFIAPI | PciSegmentBitFieldAnd32 (IN UINT64 Address, IN UINTN StartBit, IN UINTN EndBit, IN UINT32 AndData) |
UINT32 EFIAPI | PciSegmentBitFieldAndThenOr32 (IN UINT64 Address, IN UINTN StartBit, IN UINTN EndBit, IN UINT32 AndData, IN UINT32 OrData) |
UINTN EFIAPI | PciSegmentReadBuffer (IN UINT64 StartAddress, IN UINTN Size, OUT VOID *Buffer) |
UINTN EFIAPI | PciSegmentWriteBuffer (IN UINT64 StartAddress, IN UINTN Size, IN VOID *Buffer) |
Variables | |
PCI_ROOT_BRIDGE_DATA * | mPciRootBridgeData = NULL |
UINTN | mNumberOfPciRootBridges = 0 |
PCI Segment Library implementation using PCI Root Bridge I/O Protocol.
Copyright (c) 2007 - 2018, Intel Corporation. All rights reserved.
SPDX-License-Identifier: BSD-2-Clause-Patent
Definition in file PciSegmentLib.c.
UINT32 DxePciSegmentLibPciRootBridgeIoReadWorker | ( | IN UINT64 | Address, |
IN EFI_PCI_ROOT_BRIDGE_IO_PROTOCOL_WIDTH | Width | ||
) |
Internal worker function to read a PCI configuration register.
This function wraps EFI_PCI_ROOT_BRIDGE_IO_PROTOCOL.Pci.Read() service. It reads and returns the PCI configuration register specified by Address, the width of data is specified by Width.
Address | The address that encodes the PCI Bus, Device, Function and Register. |
Width | Width of data to read |
Definition at line 178 of file PciSegmentLib.c.
UINT32 DxePciSegmentLibPciRootBridgeIoWriteWorker | ( | IN UINT64 | Address, |
IN EFI_PCI_ROOT_BRIDGE_IO_PROTOCOL_WIDTH | Width, | ||
IN UINT32 | Data | ||
) |
Internal worker function to writes a PCI configuration register.
This function wraps EFI_PCI_ROOT_BRIDGE_IO_PROTOCOL.Pci.Write() service. It writes the PCI configuration register specified by Address with the value specified by Data. The width of data is specifed by Width. Data is returned.
Address | The address that encodes the PCI Bus, Device, Function and Register. |
Width | Width of data to write |
Data | The value to write. |
Definition at line 221 of file PciSegmentLib.c.
Performs a bitwise AND of a 16-bit PCI configuration register with a 16-bit value.
Reads the 16-bit PCI configuration register specified by Address, performs a bitwise AND between the read result and the value specified by AndData, and writes the result to the 16-bit PCI configuration register specified by Address. The value written to the PCI configuration register is returned. This function must guarantee that all PCI read and write operations are serialized.
If any reserved bits in Address are set, then ASSERT(). If Address is not aligned on a 16-bit boundary, then ASSERT().
Address | Address that encodes the PCI Segment, Bus, Device, Function, and Register. |
AndData | The value to AND with the PCI configuration register. |
Definition at line 712 of file PciSegmentLib.c.
Performs a bitwise AND of a 32-bit PCI configuration register with a 32-bit value.
Reads the 32-bit PCI configuration register specified by Address, performs a bitwise AND between the read result and the value specified by AndData, and writes the result to the 32-bit PCI configuration register specified by Address. The value written to the PCI configuration register is returned. This function must guarantee that all PCI read and write operations are serialized.
If any reserved bits in Address are set, then ASSERT(). If Address is not aligned on a 32-bit boundary, then ASSERT().
Address | Address that encodes the PCI Segment, Bus, Device, Function, and Register. |
AndData | The value to AND with the PCI configuration register. |
Definition at line 1058 of file PciSegmentLib.c.
Performs a bitwise AND of an 8-bit PCI configuration register with an 8-bit value.
Reads the 8-bit PCI configuration register specified by Address, performs a bitwise AND between the read result and the value specified by AndData, and writes the result to the 8-bit PCI configuration register specified by Address. The value written to the PCI configuration register is returned. This function must guarantee that all PCI read and write operations are serialized. If any reserved bits in Address are set, then ASSERT().
Address | Address that encodes the PCI Segment, Bus, Device, Function, and Register. |
AndData | The value to AND with the PCI configuration register. |
Definition at line 370 of file PciSegmentLib.c.
Performs a bitwise AND of a 16-bit PCI configuration register with a 16-bit value, followed a bitwise OR with another 16-bit value.
Reads the 16-bit PCI configuration register specified by Address, performs a bitwise AND between the read result and the value specified by AndData, performs a bitwise OR between the result of the AND operation and the value specified by OrData, and writes the result to the 16-bit PCI configuration register specified by Address. The value written to the PCI configuration register is returned. This function must guarantee that all PCI read and write operations are serialized.
If any reserved bits in Address are set, then ASSERT(). If Address is not aligned on a 16-bit boundary, then ASSERT().
Address | Address that encodes the PCI Segment, Bus, Device, Function, and Register. |
AndData | The value to AND with the PCI configuration register. |
OrData | The value to OR with the PCI configuration register. |
Definition at line 743 of file PciSegmentLib.c.
Performs a bitwise AND of a 32-bit PCI configuration register with a 32-bit value, followed a bitwise OR with another 32-bit value.
Reads the 32-bit PCI configuration register specified by Address, performs a bitwise AND between the read result and the value specified by AndData, performs a bitwise OR between the result of the AND operation and the value specified by OrData, and writes the result to the 32-bit PCI configuration register specified by Address. The value written to the PCI configuration register is returned. This function must guarantee that all PCI read and write operations are serialized.
If any reserved bits in Address are set, then ASSERT(). If Address is not aligned on a 32-bit boundary, then ASSERT().
Address | Address that encodes the PCI Segment, Bus, Device, Function, and Register. |
AndData | The value to AND with the PCI configuration register. |
OrData | The value to OR with the PCI configuration register. |
Definition at line 1089 of file PciSegmentLib.c.
Performs a bitwise AND of an 8-bit PCI configuration register with an 8-bit value, followed a bitwise OR with another 8-bit value.
Reads the 8-bit PCI configuration register specified by Address, performs a bitwise AND between the read result and the value specified by AndData, performs a bitwise OR between the result of the AND operation and the value specified by OrData, and writes the result to the 8-bit PCI configuration register specified by Address. The value written to the PCI configuration register is returned. This function must guarantee that all PCI read and write operations are serialized.
If any reserved bits in Address are set, then ASSERT().
Address | Address that encodes the PCI Segment, Bus, Device, Function, and Register. |
AndData | The value to AND with the PCI configuration register. |
OrData | The value to OR with the PCI configuration register. |
Definition at line 400 of file PciSegmentLib.c.
UINT16 EFIAPI PciSegmentBitFieldAnd16 | ( | IN UINT64 | Address, |
IN UINTN | StartBit, | ||
IN UINTN | EndBit, | ||
IN UINT16 | AndData | ||
) |
Reads a bit field in a 16-bit PCI configuration register, performs a bitwise AND, writes the result back to the bit field in the 16-bit register.
Reads the 16-bit PCI configuration register specified by Address, performs a bitwise AND between the read result and the value specified by AndData, and writes the result to the 16-bit PCI configuration register specified by Address. The value written to the PCI configuration register is returned. This function must guarantee that all PCI read and write operations are serialized. Extra left bits in AndData are stripped.
If any reserved bits in Address are set, then ASSERT(). If Address is not aligned on a 16-bit boundary, then ASSERT(). If StartBit is greater than 15, then ASSERT(). If EndBit is greater than 15, then ASSERT(). If EndBit is less than StartBit, then ASSERT(). If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
Address | Address that encodes the PCI Segment, Bus, Device, Function, and Register. |
StartBit | The ordinal of the least significant bit in the bit field. Range 0..15. |
EndBit | The ordinal of the most significant bit in the bit field. Range 0..15. |
AndData | The value to AND with the PCI configuration register. |
Definition at line 898 of file PciSegmentLib.c.
UINT32 EFIAPI PciSegmentBitFieldAnd32 | ( | IN UINT64 | Address, |
IN UINTN | StartBit, | ||
IN UINTN | EndBit, | ||
IN UINT32 | AndData | ||
) |
Reads a bit field in a 32-bit PCI configuration register, performs a bitwise AND, and writes the result back to the bit field in the 32-bit register.
Reads the 32-bit PCI configuration register specified by Address, performs a bitwise AND between the read result and the value specified by AndData, and writes the result to the 32-bit PCI configuration register specified by Address. The value written to the PCI configuration register is returned. This function must guarantee that all PCI read and write operations are serialized. Extra left bits in AndData are stripped. If any reserved bits in Address are set, then ASSERT(). If Address is not aligned on a 32-bit boundary, then ASSERT(). If StartBit is greater than 31, then ASSERT(). If EndBit is greater than 31, then ASSERT(). If EndBit is less than StartBit, then ASSERT(). If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
Address | Address that encodes the PCI Segment, Bus, Device, Function, and Register. |
StartBit | The ordinal of the least significant bit in the bit field. Range 0..31. |
EndBit | The ordinal of the most significant bit in the bit field. Range 0..31. |
AndData | The value to AND with the PCI configuration register. |
Definition at line 1242 of file PciSegmentLib.c.
UINT8 EFIAPI PciSegmentBitFieldAnd8 | ( | IN UINT64 | Address, |
IN UINTN | StartBit, | ||
IN UINTN | EndBit, | ||
IN UINT8 | AndData | ||
) |
Reads a bit field in an 8-bit PCI configuration register, performs a bitwise AND, and writes the result back to the bit field in the 8-bit register.
Reads the 8-bit PCI configuration register specified by Address, performs a bitwise AND between the read result and the value specified by AndData, and writes the result to the 8-bit PCI configuration register specified by Address. The value written to the PCI configuration register is returned. This function must guarantee that all PCI read and write operations are serialized. Extra left bits in AndData are stripped.
If any reserved bits in Address are set, then ASSERT(). If StartBit is greater than 7, then ASSERT(). If EndBit is greater than 7, then ASSERT(). If EndBit is less than StartBit, then ASSERT(). If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
Address | PCI configuration register to write. |
StartBit | The ordinal of the least significant bit in the bit field. Range 0..7. |
EndBit | The ordinal of the most significant bit in the bit field. Range 0..7. |
AndData | The value to AND with the PCI configuration register. |
Definition at line 551 of file PciSegmentLib.c.
UINT16 EFIAPI PciSegmentBitFieldAndThenOr16 | ( | IN UINT64 | Address, |
IN UINTN | StartBit, | ||
IN UINTN | EndBit, | ||
IN UINT16 | AndData, | ||
IN UINT16 | OrData | ||
) |
Reads a bit field in a 16-bit port, performs a bitwise AND followed by a bitwise OR, and writes the result back to the bit field in the 16-bit port.
Reads the 16-bit PCI configuration register specified by Address, performs a bitwise AND followed by a bitwise OR between the read result and the value specified by AndData, and writes the result to the 16-bit PCI configuration register specified by Address. The value written to the PCI configuration register is returned. This function must guarantee that all PCI read and write operations are serialized. Extra left bits in both AndData and OrData are stripped.
If any reserved bits in Address are set, then ASSERT(). If StartBit is greater than 15, then ASSERT(). If EndBit is greater than 15, then ASSERT(). If EndBit is less than StartBit, then ASSERT(). If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT(). If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
Address | PCI configuration register to write. |
StartBit | The ordinal of the least significant bit in the bit field. Range 0..15. |
EndBit | The ordinal of the most significant bit in the bit field. Range 0..15. |
AndData | The value to AND with the PCI configuration register. |
OrData | The value to OR with the result of the AND operation. |
Definition at line 944 of file PciSegmentLib.c.
UINT32 EFIAPI PciSegmentBitFieldAndThenOr32 | ( | IN UINT64 | Address, |
IN UINTN | StartBit, | ||
IN UINTN | EndBit, | ||
IN UINT32 | AndData, | ||
IN UINT32 | OrData | ||
) |
Reads a bit field in a 32-bit port, performs a bitwise AND followed by a bitwise OR, and writes the result back to the bit field in the 32-bit port.
Reads the 32-bit PCI configuration register specified by Address, performs a bitwise AND followed by a bitwise OR between the read result and the value specified by AndData, and writes the result to the 32-bit PCI configuration register specified by Address. The value written to the PCI configuration register is returned. This function must guarantee that all PCI read and write operations are serialized. Extra left bits in both AndData and OrData are stripped.
If any reserved bits in Address are set, then ASSERT(). If StartBit is greater than 31, then ASSERT(). If EndBit is greater than 31, then ASSERT(). If EndBit is less than StartBit, then ASSERT(). If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT(). If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
Address | PCI configuration register to write. |
StartBit | The ordinal of the least significant bit in the bit field. Range 0..31. |
EndBit | The ordinal of the most significant bit in the bit field. Range 0..31. |
AndData | The value to AND with the PCI configuration register. |
OrData | The value to OR with the result of the AND operation. |
Definition at line 1288 of file PciSegmentLib.c.
UINT8 EFIAPI PciSegmentBitFieldAndThenOr8 | ( | IN UINT64 | Address, |
IN UINTN | StartBit, | ||
IN UINTN | EndBit, | ||
IN UINT8 | AndData, | ||
IN UINT8 | OrData | ||
) |
Reads a bit field in an 8-bit port, performs a bitwise AND followed by a bitwise OR, and writes the result back to the bit field in the 8-bit port.
Reads the 8-bit PCI configuration register specified by Address, performs a bitwise AND followed by a bitwise OR between the read result and the value specified by AndData, and writes the result to the 8-bit PCI configuration register specified by Address. The value written to the PCI configuration register is returned. This function must guarantee that all PCI read and write operations are serialized. Extra left bits in both AndData and OrData are stripped.
If any reserved bits in Address are set, then ASSERT(). If StartBit is greater than 7, then ASSERT(). If EndBit is greater than 7, then ASSERT(). If EndBit is less than StartBit, then ASSERT(). If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT(). If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
Address | PCI configuration register to write. |
StartBit | The ordinal of the least significant bit in the bit field. Range 0..7. |
EndBit | The ordinal of the most significant bit in the bit field. Range 0..7. |
AndData | The value to AND with the PCI configuration register. |
OrData | The value to OR with the result of the AND operation. |
Definition at line 596 of file PciSegmentLib.c.
UINT16 EFIAPI PciSegmentBitFieldOr16 | ( | IN UINT64 | Address, |
IN UINTN | StartBit, | ||
IN UINTN | EndBit, | ||
IN UINT16 | OrData | ||
) |
Reads a bit field in a 16-bit PCI configuration, performs a bitwise OR, writes the result back to the bit field in the 16-bit port.
Reads the 16-bit PCI configuration register specified by Address, performs a bitwise OR between the read result and the value specified by OrData, and writes the result to the 16-bit PCI configuration register specified by Address. The value written to the PCI configuration register is returned. This function must guarantee that all PCI read and write operations are serialized. Extra left bits in OrData are stripped.
If any reserved bits in Address are set, then ASSERT(). If Address is not aligned on a 16-bit boundary, then ASSERT(). If StartBit is greater than 15, then ASSERT(). If EndBit is greater than 15, then ASSERT(). If EndBit is less than StartBit, then ASSERT(). If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
Address | PCI configuration register to write. |
StartBit | The ordinal of the least significant bit in the bit field. Range 0..15. |
EndBit | The ordinal of the most significant bit in the bit field. Range 0..15. |
OrData | The value to OR with the PCI configuration register. |
Definition at line 855 of file PciSegmentLib.c.
UINT32 EFIAPI PciSegmentBitFieldOr32 | ( | IN UINT64 | Address, |
IN UINTN | StartBit, | ||
IN UINTN | EndBit, | ||
IN UINT32 | OrData | ||
) |
Reads a bit field in a 32-bit PCI configuration, performs a bitwise OR, and writes the result back to the bit field in the 32-bit port.
Reads the 32-bit PCI configuration register specified by Address, performs a bitwise OR between the read result and the value specified by OrData, and writes the result to the 32-bit PCI configuration register specified by Address. The value written to the PCI configuration register is returned. This function must guarantee that all PCI read and write operations are serialized. Extra left bits in OrData are stripped.
If any reserved bits in Address are set, then ASSERT(). If StartBit is greater than 31, then ASSERT(). If EndBit is greater than 31, then ASSERT(). If EndBit is less than StartBit, then ASSERT(). If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
Address | PCI configuration register to write. |
StartBit | The ordinal of the least significant bit in the bit field. Range 0..31. |
EndBit | The ordinal of the most significant bit in the bit field. Range 0..31. |
OrData | The value to OR with the PCI configuration register. |
Definition at line 1200 of file PciSegmentLib.c.
UINT8 EFIAPI PciSegmentBitFieldOr8 | ( | IN UINT64 | Address, |
IN UINTN | StartBit, | ||
IN UINTN | EndBit, | ||
IN UINT8 | OrData | ||
) |
Reads a bit field in an 8-bit PCI configuration, performs a bitwise OR, and writes the result back to the bit field in the 8-bit port.
Reads the 8-bit PCI configuration register specified by Address, performs a bitwise OR between the read result and the value specified by OrData, and writes the result to the 8-bit PCI configuration register specified by Address. The value written to the PCI configuration register is returned. This function must guarantee that all PCI read and write operations are serialized. Extra left bits in OrData are stripped.
If any reserved bits in Address are set, then ASSERT(). If StartBit is greater than 7, then ASSERT(). If EndBit is greater than 7, then ASSERT(). If EndBit is less than StartBit, then ASSERT(). If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
Address | PCI configuration register to write. |
StartBit | The ordinal of the least significant bit in the bit field. Range 0..7. |
EndBit | The ordinal of the most significant bit in the bit field. Range 0..7. |
OrData | The value to OR with the PCI configuration register. |
Definition at line 509 of file PciSegmentLib.c.
Reads a bit field of a PCI configuration register.
Reads the bit field in a 16-bit PCI configuration register. The bit field is specified by the StartBit and the EndBit. The value of the bit field is returned.
If any reserved bits in Address are set, then ASSERT(). If Address is not aligned on a 16-bit boundary, then ASSERT(). If StartBit is greater than 15, then ASSERT(). If EndBit is greater than 15, then ASSERT(). If EndBit is less than StartBit, then ASSERT().
Address | PCI configuration register to read. |
StartBit | The ordinal of the least significant bit in the bit field. Range 0..15. |
EndBit | The ordinal of the most significant bit in the bit field. Range 0..15. |
Definition at line 776 of file PciSegmentLib.c.
Reads a bit field of a PCI configuration register.
Reads the bit field in a 32-bit PCI configuration register. The bit field is specified by the StartBit and the EndBit. The value of the bit field is returned.
If any reserved bits in Address are set, then ASSERT(). If Address is not aligned on a 32-bit boundary, then ASSERT(). If StartBit is greater than 31, then ASSERT(). If EndBit is greater than 31, then ASSERT(). If EndBit is less than StartBit, then ASSERT().
Address | PCI configuration register to read. |
StartBit | The ordinal of the least significant bit in the bit field. Range 0..31. |
EndBit | The ordinal of the most significant bit in the bit field. Range 0..31. |
Definition at line 1122 of file PciSegmentLib.c.
Reads a bit field of a PCI configuration register.
Reads the bit field in an 8-bit PCI configuration register. The bit field is specified by the StartBit and the EndBit. The value of the bit field is returned.
If any reserved bits in Address are set, then ASSERT(). If StartBit is greater than 7, then ASSERT(). If EndBit is greater than 7, then ASSERT(). If EndBit is less than StartBit, then ASSERT().
Address | PCI configuration register to read. |
StartBit | The ordinal of the least significant bit in the bit field. Range 0..7. |
EndBit | The ordinal of the most significant bit in the bit field. Range 0..7. |
Definition at line 432 of file PciSegmentLib.c.
UINT16 EFIAPI PciSegmentBitFieldWrite16 | ( | IN UINT64 | Address, |
IN UINTN | StartBit, | ||
IN UINTN | EndBit, | ||
IN UINT16 | Value | ||
) |
Writes a bit field to a PCI configuration register.
Writes Value to the bit field of the PCI configuration register. The bit field is specified by the StartBit and the EndBit. All other bits in the destination PCI configuration register are preserved. The new value of the 16-bit register is returned.
If any reserved bits in Address are set, then ASSERT(). If Address is not aligned on a 16-bit boundary, then ASSERT(). If StartBit is greater than 15, then ASSERT(). If EndBit is greater than 15, then ASSERT(). If EndBit is less than StartBit, then ASSERT(). If Value is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
Address | PCI configuration register to write. |
StartBit | The ordinal of the least significant bit in the bit field. Range 0..15. |
EndBit | The ordinal of the most significant bit in the bit field. Range 0..15. |
Value | New value of the bit field. |
Definition at line 812 of file PciSegmentLib.c.
UINT32 EFIAPI PciSegmentBitFieldWrite32 | ( | IN UINT64 | Address, |
IN UINTN | StartBit, | ||
IN UINTN | EndBit, | ||
IN UINT32 | Value | ||
) |
Writes a bit field to a PCI configuration register.
Writes Value to the bit field of the PCI configuration register. The bit field is specified by the StartBit and the EndBit. All other bits in the destination PCI configuration register are preserved. The new value of the 32-bit register is returned.
If any reserved bits in Address are set, then ASSERT(). If Address is not aligned on a 32-bit boundary, then ASSERT(). If StartBit is greater than 31, then ASSERT(). If EndBit is greater than 31, then ASSERT(). If EndBit is less than StartBit, then ASSERT(). If Value is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
Address | PCI configuration register to write. |
StartBit | The ordinal of the least significant bit in the bit field. Range 0..31. |
EndBit | The ordinal of the most significant bit in the bit field. Range 0..31. |
Value | New value of the bit field. |
Definition at line 1158 of file PciSegmentLib.c.
UINT8 EFIAPI PciSegmentBitFieldWrite8 | ( | IN UINT64 | Address, |
IN UINTN | StartBit, | ||
IN UINTN | EndBit, | ||
IN UINT8 | Value | ||
) |
Writes a bit field to a PCI configuration register.
Writes Value to the bit field of the PCI configuration register. The bit field is specified by the StartBit and the EndBit. All other bits in the destination PCI configuration register are preserved. The new value of the 8-bit register is returned.
If any reserved bits in Address are set, then ASSERT(). If StartBit is greater than 7, then ASSERT(). If EndBit is greater than 7, then ASSERT(). If EndBit is less than StartBit, then ASSERT(). If Value is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
Address | PCI configuration register to write. |
StartBit | The ordinal of the least significant bit in the bit field. Range 0..7. |
EndBit | The ordinal of the most significant bit in the bit field. Range 0..7. |
Value | New value of the bit field. |
Definition at line 467 of file PciSegmentLib.c.
EFI_STATUS EFIAPI PciSegmentLibConstructor | ( | IN EFI_HANDLE | ImageHandle, |
IN EFI_SYSTEM_TABLE * | SystemTable | ||
) |
The constructor function caches data of PCI Root Bridge I/O Protocol instances.
The constructor function locates PCI Root Bridge I/O protocol instances, and caches the protocol instances, together with their segment numbers and bus ranges. It will ASSERT() if that related operation fails and it will always return EFI_SUCCESS.
ImageHandle | The firmware allocated handle for the EFI image. |
SystemTable | A pointer to the EFI System Table. |
EFI_SUCCESS | The constructor always returns EFI_SUCCESS. |
Definition at line 32 of file PciSegmentLib.c.
EFI_STATUS EFIAPI PciSegmentLibDestructor | ( | IN EFI_HANDLE | ImageHandle, |
IN EFI_SYSTEM_TABLE * | SystemTable | ||
) |
The destructor function frees memory allocated by constructor.
The destructor function frees memory for data of protocol instances allocated by constructor. It will ASSERT() if that related operation fails and it will always return EFI_SUCCESS.
ImageHandle | The firmware allocated handle for the EFI image. |
SystemTable | A pointer to the EFI System Table. |
EFI_SUCCESS | The constructor always returns EFI_SUCCESS. |
Definition at line 113 of file PciSegmentLib.c.
EFI_PCI_ROOT_BRIDGE_IO_PROTOCOL * PciSegmentLibSearchForRootBridge | ( | IN UINT64 | Address | ) |
According to address, search for the corresponding PCI Root Bridge I/O Protocol instance.
This internal function extracts segment number and bus number data from address, and retrieves the corresponding PCI Root Bridge I/O Protocol instance.
Address | The address that encodes the Segment, PCI Bus, Device, Function and Register. |
Definition at line 136 of file PciSegmentLib.c.
Performs a bitwise OR of a 16-bit PCI configuration register with a 16-bit value.
Reads the 16-bit PCI configuration register specified by Address, performs a bitwise OR between the read result and the value specified by OrData, and writes the result to the 16-bit PCI configuration register specified by Address. The value written to the PCI configuration register is returned. This function must guarantee that all PCI read and write operations are serialized.
If any reserved bits in Address are set, then ASSERT(). If Address is not aligned on a 16-bit boundary, then ASSERT().
Address | Address that encodes the PCI Segment, Bus, Device, Function and Register. |
OrData | The value to OR with the PCI configuration register. |
Definition at line 684 of file PciSegmentLib.c.
Performs a bitwise OR of a 32-bit PCI configuration register with a 32-bit value.
Reads the 32-bit PCI configuration register specified by Address, performs a bitwise OR between the read result and the value specified by OrData, and writes the result to the 32-bit PCI configuration register specified by Address. The value written to the PCI configuration register is returned. This function must guarantee that all PCI read and write operations are serialized.
If any reserved bits in Address are set, then ASSERT(). If Address is not aligned on a 32-bit boundary, then ASSERT().
Address | Address that encodes the PCI Segment, Bus, Device, Function, and Register. |
OrData | The value to OR with the PCI configuration register. |
Definition at line 1030 of file PciSegmentLib.c.
Performs a bitwise OR of an 8-bit PCI configuration register with an 8-bit value.
Reads the 8-bit PCI configuration register specified by Address, performs a bitwise OR between the read result and the value specified by OrData, and writes the result to the 8-bit PCI configuration register specified by Address. The value written to the PCI configuration register is returned. This function must guarantee that all PCI read and write operations are serialized.
If any reserved bits in Address are set, then ASSERT().
Address | Address that encodes the PCI Segment, Bus, Device, Function, and Register. |
OrData | The value to OR with the PCI configuration register. |
Definition at line 344 of file PciSegmentLib.c.
UINT16 EFIAPI PciSegmentRead16 | ( | IN UINT64 | Address | ) |
Reads a 16-bit PCI configuration register.
Reads and returns the 16-bit PCI configuration register specified by Address. This function must guarantee that all PCI read and write operations are serialized.
If any reserved bits in Address are set, then ASSERT(). If Address is not aligned on a 16-bit boundary, then ASSERT().
Address | Address that encodes the PCI Segment, Bus, Device, Function, and Register. |
Definition at line 626 of file PciSegmentLib.c.
UINT32 EFIAPI PciSegmentRead32 | ( | IN UINT64 | Address | ) |
Reads a 32-bit PCI configuration register.
Reads and returns the 32-bit PCI configuration register specified by Address. This function must guarantee that all PCI read and write operations are serialized.
If any reserved bits in Address are set, then ASSERT(). If Address is not aligned on a 32-bit boundary, then ASSERT().
Address | Address that encodes the PCI Segment, Bus, Device, Function, and Register. |
Definition at line 974 of file PciSegmentLib.c.
UINT8 EFIAPI PciSegmentRead8 | ( | IN UINT64 | Address | ) |
Reads an 8-bit PCI configuration register.
Reads and returns the 8-bit PCI configuration register specified by Address. This function must guarantee that all PCI read and write operations are serialized.
If any reserved bits in Address are set, then ASSERT().
Address | Address that encodes the PCI Segment, Bus, Device, Function, and Register. |
Definition at line 290 of file PciSegmentLib.c.
Reads a range of PCI configuration registers into a caller supplied buffer.
Reads the range of PCI configuration registers specified by StartAddress and Size into the buffer specified by Buffer. This function only allows the PCI configuration registers from a single PCI function to be read. Size is returned. When possible 32-bit PCI configuration read cycles are used to read from StartAdress to StartAddress + Size. Due to alignment restrictions, 8-bit and 16-bit PCI configuration read cycles may be used at the beginning and the end of the range.
If any reserved bits in StartAddress are set, then ASSERT(). If ((StartAddress & 0xFFF) + Size) > 0x1000, then ASSERT(). If Size > 0 and Buffer is NULL, then ASSERT().
StartAddress | Starting address that encodes the PCI Segment, Bus, Device, Function and Register. |
Size | Size in bytes of the transfer. |
Buffer | Pointer to a buffer receiving the data read. |
Definition at line 1327 of file PciSegmentLib.c.
Register a PCI device so PCI configuration registers may be accessed after SetVirtualAddressMap().
If any reserved bits in Address are set, then ASSERT().
Address | Address that encodes the PCI Bus, Device, Function and Register. |
RETURN_SUCCESS | The PCI device was registered for runtime access. |
RETURN_UNSUPPORTED | An attempt was made to call this function after ExitBootServices(). |
RETURN_UNSUPPORTED | The resources required to access the PCI device at runtime could not be mapped. |
RETURN_OUT_OF_RESOURCES | There are not enough resources available to complete the registration. |
Definition at line 267 of file PciSegmentLib.c.
Writes a 16-bit PCI configuration register.
Writes the 16-bit PCI configuration register specified by Address with the value specified by Value. Value is returned. This function must guarantee that all PCI read and write operations are serialized.
If any reserved bits in Address are set, then ASSERT(). If Address is not aligned on a 16-bit boundary, then ASSERT().
Address | Address that encodes the PCI Segment, Bus, Device, Function, and Register. |
Value | The value to write. |
Definition at line 652 of file PciSegmentLib.c.
Writes a 32-bit PCI configuration register.
Writes the 32-bit PCI configuration register specified by Address with the value specified by Value. Value is returned. This function must guarantee that all PCI read and write operations are serialized.
If any reserved bits in Address are set, then ASSERT(). If Address is not aligned on a 32-bit boundary, then ASSERT().
Address | Address that encodes the PCI Segment, Bus, Device, Function, and Register. |
Value | The value to write. |
Definition at line 1000 of file PciSegmentLib.c.
Writes an 8-bit PCI configuration register.
Writes the 8-bit PCI configuration register specified by Address with the value specified by Value. Value is returned. This function must guarantee that all PCI read and write operations are serialized.
If any reserved bits in Address are set, then ASSERT().
Address | Address that encodes the PCI Segment, Bus, Device, Function, and Register. |
Value | The value to write. |
Definition at line 315 of file PciSegmentLib.c.
Copies the data in a caller supplied buffer to a specified range of PCI configuration space.
Writes the range of PCI configuration registers specified by StartAddress and Size from the buffer specified by Buffer. This function only allows the PCI configuration registers from a single PCI function to be written. Size is returned. When possible 32-bit PCI configuration write cycles are used to write from StartAdress to StartAddress + Size. Due to alignment restrictions, 8-bit and 16-bit PCI configuration write cycles may be used at the beginning and the end of the range.
If any reserved bits in StartAddress are set, then ASSERT(). If ((StartAddress & 0xFFF) + Size) > 0x1000, then ASSERT(). If Size > 0 and Buffer is NULL, then ASSERT().
StartAddress | Starting address that encodes the PCI Segment, Bus, Device, Function and Register. |
Size | Size in bytes of the transfer. |
Buffer | Pointer to a buffer containing the data to write. |
Definition at line 1425 of file PciSegmentLib.c.
UINTN mNumberOfPciRootBridges = 0 |
Definition at line 15 of file PciSegmentLib.c.
PCI_ROOT_BRIDGE_DATA* mPciRootBridgeData = NULL |
Definition at line 14 of file PciSegmentLib.c.